ANALYSE NUMERIQUE MULTI- ECHELLE DE LA DEFORMATION D'UN EMPILEMENT DE COUCHE MINCE DESTINE A DES APPLICATION MICRO ELECTRONIQUE

dc.contributor.authorEl Fatmi, Imad
dc.contributor.authorBELHENINI, Soufyane
dc.date.accessioned2025-10-01T09:39:52Z
dc.date.available2025-10-01T09:39:52Z
dc.date.issued2025
dc.description.abstractThe manufacturing of microelectronic components is moving towards increased miniaturization and optimized performance to meet economic and strategic challenges. To achieve these objectives, manufacturers use thin films of various materials, typically deposited on silicon substrates. However, these manufacturing methods, carried out at different temperatures, cause warping due to differences in the coefficients of thermal expansion between the thin layers making up the stack. This warping can disrupt the manufacturing process, leading to issues such as defects during photolithography, difficulties in automated equipment detecting wafers, or even risks of breakage during handling. To avoid these complications, it is essential to predict the level and distribution of deformations within the stack. Numerical simulation is commonly used to study these problems, offering significant advantages for rapid industrial application. The work conducted within the framework of this thesis is based on three main points: 1. Numerically determine the warping of the Si/USG/Pt stack while respecting the steps of the manufacturing process. 2. Introduce and validate simplifications to facilitate numerical modeling, notably replacing the actual thermal loading with an equivalent loading and integrating homogenization techniques to obtain an equivalent model. 3. Numerically study the effect of trimming on reducing the warping of a thin-film stack. The numerical approaches undertaken in this work were validated by comparisons with experimental results. The results thus obtained highlight the importance of taking warping into account in layer stacks. The contribution to simplifying the numerical approach can be used by industry professionals to reduce the time allocated to developing new microelectronic solutions.en_US
dc.identifier.urihttp://dspace.univ-temouchent.edu.dz/handle/123456789/6870
dc.language.isofren_US
dc.subjectCouches minces, plaquettes de silicium, contraintes résiduelles, gauchissements, éléments finis.en_US
dc.subjectThin layers, silicon wafers, residual stresses, warpage, finite elements.en_US
dc.titleANALYSE NUMERIQUE MULTI- ECHELLE DE LA DEFORMATION D'UN EMPILEMENT DE COUCHE MINCE DESTINE A DES APPLICATION MICRO ELECTRONIQUEen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Doctorat_SOUTENANCE_UN4601__DOC_DEMANANDE_519361.pdf
Size:
6.03 MB
Format:
Adobe Portable Document Format
Description:

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: